### **PCT** # WORLD INTELLECTUAL PROPERTY ORGANIZATION International Bureau ### INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 6: (11) International Publication Number: WO 97/50123 H01L 23/053, 23/04, 23/52 A1 (43) International Publication Date: 31 December 1997 (31.12.97) (21) International Application Number: PCT/US97/11060 (22) International Filing Date: 23 June 1997 (23.06.97) (30) Priority Data: 08/669,620 24 June 1996 (24.06.96) US (71) Applicant: INTEL CORPORATION [US/US]; 2200 Mission College Boulevard, Santa Clara, CA 95052 (US). (72) Inventor: BHANSALI, Ameet; 4813 Kentfield Common, Fremont, CA 94555 (US). (74) Agents: TAYLOR, Edwin, H. et al.; Blakely, Sokoloff, Taylor & Zafman LLP, 7th floor, 12400 Wilshire Boulevard, Los Angeles, CA 90025 (US). (81) Designated States: AL, AM, AT, AT (Utility model), AU (Petty patent), AZ, BA, BB, BG, BR, BY, CA, CH, CN, CU, CZ, CZ (Utility model), DE, DE (Utility model), DK, DK (Utility model), EE, EE (Utility model), ES, FI, FI (Utility model), GB, GE, GH, HU, IL, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MD, MG, MK, MN, MW, MX, NO, NZ, PL, PT, RO, RU, SD, SE, SG, SI, SK, SK (Utility model), SL, TJ, TM, TR, TT, UA, UG, UZ, VN, YU, ZW, ARIPO patent (GH, KE, LS, MW, SD, SZ, UG, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, CH, DE, DK, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, ML, MR, NE, SN, TD, TG). **Published** With international search report. (54) Title: A POWER-GROUND PLANE FOR A C4 FLIP-CHIP SUBSTRATE #### (57) Abstract A package for an integrated circuit (12) that contains a plurality of small circular dielectric spaces which separate vias from a conductive plane of the package. The package has a first internal conductive plane, a second internal conductive plane and a plurality of bond pads (18) located on a top surface of a substrate (14). The substrate (14) has plurality of vias that extend through the first conductive plane to couple the second conductive plane to the bond pads. The package has a plurality of concentric dielectric clearance spaces that separate the vias from the first conductive plane. The small concentric spaces optimize the area of the conductive plane to minimize the resistance and maximize the capacitance of the package. ### FOR THE PURPOSES OF INFORMATION ONLY Codes used to identify States party to the PCT on the front pages of pamphlets publishing international applications under the PCT. | AL, | Albania | ES | Spain | LS | Lesotho | SI | Slovenia | |-----|--------------------------|----|---------------------|----|-----------------------|----|--------------------------| | AM | Armenia | FI | Pinland | LT | Lithuania | SK | Slovakia | | AT | Austria | FR | France | LU | Luxembourg | SN | Senegal | | ΑU | Australia | GA | Gabon | LV | Latvia | SZ | Swaziland | | ΑZ | Azerbaijan | GB | United Kingdom | MC | Monaco | TD | Chad | | BA | Bosnia and Herzegovina | GE | Georgia | MD | Republic of Moldova | TG | Togo | | BB | Barbados | GH | Ghana | MG | Madagascar | TJ | Tajiklotan | | BE | Belgium | GN | Guinea | MK | The former Yugoslav | TM | Turkmenistan | | BF | Burkina Faso | GR | Greece | | Republic of Macedonia | TR | Turkey | | BG | Bulgaria | HU | Hungary | ML | Mali | îT | Trinidad and Tobago | | BJ | Benin | 1E | Ireland | MN | Mongolia | UA | Ukraine | | BR | Brazil | IL | Israel | MR | Mauritania | UG | Uganda | | BY | Belanis | 21 | Iceland | MW | Malewi | US | United States of America | | CA | Canada | ΙT | Italy | MX | Mexico | UZ | Uzbekistan | | CF | Central African Republic | JP | Japan | NE | Niger | VN | Viet Nam | | CG | Congo | KE | Kenya | NL | Netherlands | YU | Yugoslavia | | CH | Switzerland | KG | Kyrgyzstan | NO | Norway | zw | Zimbabwe | | CI | Côte d'Ivoire | KP | Democratic People's | NZ | New Zealand | LW | Zantoebwc | | CM | Cameroon | | Republic of Korea | PL | Poland | | | | CN | China | KR | Republic of Korea | PT | Portugal | | | | CU | Cuba | KZ | Kazakstan | RO | Romania | | | | CZ | Czech Republic | LC | Saint Lucia | RU | Russian Pederation | | | | DE | Germany | ·Ľ | Liechtenstein | SD | Sudan | | | | DK | Denmark | LK | Sri Lanka | SE | Sweden | | | | EE | Estonia | LR | Liberia | SG | Singapore | | | ### A POWER-GROUND PLANE FOR A C4 FLIP-CHIP SUBSTRATE #### **BACKGROUND OF THE INVENTION** #### 1. FIELD OF THE INVENTION The present invention relates to a package for an integrated circuit. ### 2. DESCRIPTION OF RELATED ART Integrated circuits are typically housed within a package that is soldered to a printed circuit board. The package typically has a plurality of bond pads that are connected to corresponding output pads of the integrated circuit. The bond pads are coupled to external package contacts by internal power/ground planes, signal routing traces and vias. The vias interconnect the bond pads and contacts to the various internal routing layers within the substrate of the package. Figure 1 shows a power/ground plane 2 of the prior art which has a plurality of vias 4 that provide interconnect to other layers of the package. The plane 2 has a large central opening 6 of dielectric material which separates the vias 4 from the conductive buss material. The dielectric space prevents the vias from shorting to the conductive plane. The plane may contain traces 8 that couple some of the vias 4 to the power/ground buss. The internal routing of the package creates switching noise that limits the speed of the integrated circuit. The switching noise can be particularly critical to a highly functional integrated circuit such as a microprocessor. It is therefore desirable to minimize the switching noise created by the substrate. Switching noise is a function of the effective inductance and capacitance of the substrate. Noise will decrease with an increase in the substrate capacitance. The large dielectric opening increases the resistance and decreases the capacitance of the package. It is desirable to provide a flip chip package which increases the capacitance and minimizes the noise created by the package. -2- #### SUMMARY OF THE INVENTION The present invention is a package for an integrated circuit that contains a plurality of small circular dielectric spaces which separate vias from a conductive plane of the package. The package has a first internal conductive plane, a second internal conductive plane and a plurality of bond pads located on a top surface of a substrate. The substrate has a plurality of vias that extend through the first conductive plane to couple the second conductive plane to the bond pads. The package has a plurality of concentric dielectric clearance spaces that separate the vias from the first conductive plane. The small concentric spaces optimize the area of the conductive plane to minimize the resistance and maximize the capacitance of the package. #### BRIEF DESCRIPTION OF THE DRAWINGS The objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, wherein: Figure 1 is a top sectional view showing a conductive plane of a prior art substrate; Figure 2 is a side sectional view of a substrate of the present invention; Figure 3 is a top sectional view of a conductive plane of the substrate. #### DETAILED DESCRIPTION OF THE INVENTION Referring to the drawings more particularly by reference numbers, Figure 2 shows an integrated circuit package 10 of the present invention. The package 10 includes an integrated circuit 12 that is mounted to a substrate 14. The integrated circuit 12 is preferably a microprocessor. Although an integrated circuit 12 is shown and described, it is to be understood that the package 10 may contain any electrical device. The substrate 14 is typically constructed from co-fired ceramic processes known in the art, although it is to be understood that the substrate 14 may be constructed with other known packaging materials and processes. By way of example, the substrate 14 may be constructed as a printed circuit board. The integrated circuit 12 has a number of solder bumps 16 that are soldered to corresponding contact pads 18 located on a top surface 20 of the substrate 14. An integrated circuit directly mounted to a substrate is commonly referred to as a "flip chip" or "C4" package and is known in the art. The package 10 may also have one or more capacitors 22 mounted to corresponding contact pads 18 of the substrate 14. The capacitors 22 typically filter the power provided to the integrated circuit 12. Although a flip chip package is shown and described, it is to be understood that the present invention may be utilized in other types of integrated circuit packages. The substrate 14 has a first power plane 24, a first ground plane 26 and a first layer of signal routing traces 28 that are coupled to the capacitors 22 and integrated circuit 12 by a plurality of vias 30. The substrate 14 may also have a second power plane 32, a second layer of signal routing traces 34 and a second ground plane 36 located between the first ground plane 26 and a bottom surface 38 of the substrate 14. The second power plane 32 and second ground plane 36 are coupled to the first power plane 24 and the first ground plane 26, respectively, by a plurality of vias 30. Likewise, the second layer of signal routing traces 34 is coupled to the first layer of routing traces 28 by vias 30. As shown in Figure 3, the vias 30 are typically arranged in a two dimensional array across the power and ground planes 24, 26, 32 and 34. Some of the vias 30 are connected directly to the conductive planes. The remaining vias 30 are separated from the conductive busses by dielectric spaces 40. The dielectric spaces 40 prevent an electrical shorting between the vias 30 and the conductive planes. The spaces 40 are preferably circular and concentric with the vias 30. In the preferred embodiment the vias 30 are typically 2-8 mils in diameter and the spaces are no more than 2-5 mils in diameter. The dielectric spaces create a "swiss cheese" appearance which optimizes the area of each conductive plane. Optimizing the conductive plane area minimizes the resistance and maximizes the capacitance of the package, thereby providing favorable impedance characteristics. The second power plane 32, second ground plane 36 and second layer of signal routing traces 34 are coupled to a plurality of pins 42 that extend from the bottom surface 38 of the substrate 14. The pins 42 are typically mated with a corresponding socket (not shown) that is mounted to an external printed circuit board (not shown). Alternatively, the pins 42 may be soldered directly to the external printed circuit board. The pins 42 that are coupled to the power and ground planes of the substrate are connected to the power and ground busses of the external printed circuit board to provide power to the integrated circuit 12. The pins 42 that are coupled to the routing traces of the substrate are connected to digital signal lines of the external circuit board to provide signals to the integrated circuit. Although pins 42 are shown and described, it is to be understood that the package may have other types of external contacts such as solder balls. The substrate 14 is constructed to minimize the switching noise of the integrated circuit 12. Switching noise is proportional to the square of the electrical frequency (Wo) and the inverse of the capacitance (1/C) of the electrical path. To reduce switching noise it is desirable to increase the capacitance C. The swiss cheese arrangement of dielectric spaces 40 provides a maximum conductive plane area which maximizes the capacitance and reduces the noise created by the package. The first power plane 24 is separated from the first ground plane 26 by a first dielectric space 46. The first layer of signal routing spaces 28 is separated from the first ground plane 26 by a second dielectric space 48. The second power plane 32 is separated from the first layer of signal routing traces 28 by a third dielectric space 50. The second layer of signal routing traces 34 is separated from the second power plane 32 by a fourth dielectric space 52. The second ground plane 36 is separated from the second layer of signal routing traces 34 by a fifth dielectric space 54. The first power plane 24 and second ground plane 36 are separated from the top 20 and bottom 38 surfaces by sixth 56 and seventh 58 dielectric spaces, respectively. The first dielectric space 46 has a width that is less than widths of the other dielectric spaces 48-58. The relatively narrow first dielectric space 46 increases the capacitance and mutual inductance between the first power 24 and ground 26 planes. The higher capacitance and mutual inductance decrease the switching noise of the integrated circuit. In the preferred embodiment, the width of the first dielectric space 46 is 0.002 inches and the widths of the second, third, fourth, fifth, sixth and seventh dielectric spaces are each 0.008 inches. -5- While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative of and not restrictive on the broad invention, and that this invention not be limited to the specific constructions and arrangements shown and described, since various other modifications may occur to those ordinarily skilled in the art. -6- #### What is claimed is: 1. An electronic package, comprising: a substrate that has a first conductive plane, a second conductive plane and a plurality of bond pads located on a top surface of said substrate, said substrate having a plurality of vias that extend through said first conductive plane and couple said second conductive plane with said bond pads, said substrate further having a plurality of circular clearance spaces that separate said vias from said first conductive plane. - 2. The package as recited in claim 1, wherein said substrate has a plurality of vias that extend through said second conductive plane to connect said first conductive plane to a third conductive plane wherein said vias are separated from said second conductive plane by a plurality of circular clearance spaces. - 3. The package as recited in claim 2, wherein said substrate has a plurality of vias that connect said first conductive plane to said bond pads. - 4. The package as recited in claim 1, wherein said substrate has a layer of signal routing traces that are coupled to said bond pads by said vias. - 5. The package as recited in claim 3, further comprising a capacitor that is mounted to said top surface of said substrate and coupled to said first and second conductive planes. - 6. The package as recited in claim 3, wherein said first conductive plane is dedicated to electrical power and said second conductive plane is dedicated to electrical ground. - 7. The package as recited in claim 1, wherein said vias are arranged in a two dimensional array of rows and columns. - 8. An electronic package, comprising: a substrate that has a first conductive plane, a second conductive plane and a plurality of bond pads located on a top surface of said substrate, said substrate having a plurality of vias that extend through said first conductive plane and couple said second conductive plane with said bond pads, said substrate further having a plurality of circular clearance spaces that separate said vias from said first conductive plane; and, an integrated circuit that is mounted to said top surface of said substrate. - 9. The package as recited in claim 8, wherein said substrate has a plurality of vias that extend through said second conductive plane to connect said first conductive plane to a third conductive plane wherein said vias are separated from said second conductive plane by a plurality of circular clearance spaces. - 10. The package as recited in claim 9, wherein said substrate has a plurality of vias that connect said first conductive plane to said bond pads. - 11. The package as recited in claim 8, wherein said substrate has a layer of signal routing traces that are coupled to said bond pads by said vias. - 12. The package as recited in claim 10, further comprising a capacitor that is mounted to said top surface of said substrate and coupled to said first and second conductive planes. - 13. The package as recited in claim 10, wherein said first conductive plane is dedicated to electrical power and said second conductive plane is dedicated to electrical ground. -8- 14. The package as recited in claim 8, wherein said vias are arranged in a two dimensional array of rows and columns. FIG. 1 PRIOR ART FIG. 2 FIG. 3 ## INTERNATIONAL SEARCH REPORT International application No. PCT/US97/11060 | A. CLASSIFICATION OF SUBJECT MATTER 1PC(6) :H01L 23/053, 23/04, 23/52 | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | US CL. :25 | 57/700, 698, 691 | national classification and IPC | | | | | | | | | | According to International Patent Classification (IPC) or to both national classification and IPC | | | | | | | | | | B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) | | | | | | | | | | | U.S. : 257/700, 698, 691 | | | | | | | | | | | Documentation scarched other than minimum documentation to the extent that such documents are included in the fields scarched NONE | | | | | | | | | | | HONE | | | | | | | | | | | Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) NONE | | | | | | | | | | | C. DOCUMENTS CONSIDERED TO BE RELEVANT | | | | | | | | | | | Category* | Citation of document, with indication, where ap | propriate, of the relevant passages Relevant to claim No. | | | | | | | | | | US 5,538,433 A (Arisaka) 23 Ju<br>entire document. | uly 1996 (23.07.96) see 1-14 | | | | | | | | | | US 4,667,219 A (LEE et al.) 19 N<br>entire document. | May 1987 (19.05.87) see 1-14 | | | | | | | | | | US 5,450,290 A (Boyko) 12 Sep<br>see entire document | tember 1995 (12.09.95) 1-14 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Further documents are listed in the continuation of Box C. See patent family annex. | | | | | | | | | | | 1 | ial categories of cited documents:<br>ment defining the general state of the art which is not considered | *T" later document published after the international filing date or priority<br>date and not in conflict with the application but cited to understand the<br>principle or theory underlying the invention | | | | | | | | | to be | of particular relevance<br>or document published on or after the international filing date | "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step | | | | | | | | | 'L' docu | ment which may throw doubts on priority claim(s) or which is | when the document is taken alone | | | | | | | | | speci | to establish the publication date of another citation or other<br>isl reason (as specified) ment referring to an oral disclosure, use, exhibition or other | "Y" document of particular relevance; the claimed invention cannot be<br>considered to involve an inventive step when the document is<br>combined with one or more other such documents, such combination | | | | | | | | | IDC60 | | being obvious to a person skilled in the art "&" document member of the same patent family | | | | | | | | | Date of the actual completion of the international search Date of mailing of the international search | | | | | | | | | | | 23 JULY 1997 1 4 AUG 1997 | | | | | | | | | | | Name and mailing address of the ISA/US Authorized officer | | | | | | | | | | | Commissione<br>Box PCT | er of Patents and Trademarks | CT. THOMAS A / / A CONTROL OF | | | | | | | | | Washington,<br>Facsimile No | D.C. 20231<br>. (703) 305-3230 | Telephone No. (703) 308-0956 | | | | | | | |